IFISCPublication details

Publications

Digital Implementation of a Single Dynamical Node Reservoir Computer

Alomar, M. L.; Soriano, M. C.; Escalona-Moran, M.; Canals, V.; Fischer, I.; Mirasso, C. R.; Rossello, J. L.
IEEE Transactions on Circuits and Systems II: Express Briefs 62, 977-981 (2015)

Minimal hardware implementations of machine-learning techniques have been attracting increasing interest over the last decades. In particular, field-programmable gate array (FPGA) implementations of neural networks (NNs) are among the most appealing ones, given the match between system requirements and FPGA properties, namely, parallelism and adaptation. Here, we present an FPGA implementation of a conceptually simplified version of a recurrent NN based on a single dynamical node subject to delayed feedback. We show that this configuration is capable of successfully performing simple real-time temporal pattern classification and chaotic time-series prediction.

DOI 10.1109/TCSII.2015.2458071 
Files AlomarFPGA_RC_TCASII15.pdf (867306 Bytes)
Back to the list of publications

Talks & Presentations

Search in the IFISC Database our seminars & presentations

Change Language

Search

Intranet

Bottom Page

Spanish National Research Council Universitat de les Illes Balears